# **BSIM4 Gate Leakage Model Including Source-Drain Partition**

K. M. Cao, W.-C. Lee\*, W. Liu, X. Jin, P. Su, S. K. H. Fung\*, J. X. An\*, B. Yu\*, and C. Hu Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA 94720, USA Tel: 510-643-2639 Fax: 510-643-2636 Email: kcao@cory.eecs.berkeley.edu

\*Present addr: Intel Corp., Portland, OR, \*IBM Corp., Fishkill, NY, \*AMD Corp., Sunnyvale, CA

## Abstract

Gate dielectric leakage current becomes a serious concern as sub-20Å gate oxide prevails in advanced CMOS processes. Oxide this thin can conduct significant leakage current by various direct-tunneling mechanisms and degrade circuit performance. While the gate leakage current of MOS capacitors has been much studied, little has been reported on compact MOSFET modeling with gate leakage. In this work, an analytical intrinsic gate leakage model for MOSFET with physical source/drain current partition is developed. This model has been implemented in BSIM4.

## Introduction

As the gate length of MOSFETs is reduced to the sub-100nm regime, gate oxide thickness of sub-20Å prevails in CMOS processes [1]. Besides the benefits of high drive current and low DIBL effect, such thin oxide yields significant gate leakage current by various direct tunneling mechanisms [2], with undesirable effects on standby current and memory operation [3]. Comparing to the compact leakage current models for MOS capacitors [4,5], less research has been conducted on the compact MOSFET models. C.-H. Choi [6] proposed a gate leakage model for MOSFET but the model is not accurate under low bias condition (in direct-tunneling regime) and the current partition scheme is unphysical. In this work, a physical gate leakage model for MOSFET is developed and implemented in BSIM4. Firstly, we propose an accurate gate leakage model for the MOS capacitor. Then a physical source-drain current partition model is introduced. The model is verified with experimental data and 2D simulation.

# **MOS Capacitor Leakage Model**

Lee and Hu proposed an accurate dielectric leakage model for MOS capacitors [5]. A simplified version of



**Figure 1** Three mechanisms of gate dielectric direct tunneling leakage.

this model with little compromises on accuracy is the basis of the MOSFET gate leakage model.

There are three major leakage mechanisms for a MOS structure, namely, electron conduction-band tunneling (ECB), electron valence-band tunneling (EVB), and hole valence-band tunneling (HVB), as illustrated in Fig. 1. Each mechanism is dominant or important in different regions of operation for PMOS and NMOS as shown in Table 1. For each

| Current<br>Component | Igc       | Igb               |           |
|----------------------|-----------|-------------------|-----------|
| Region of Operation  | inversion | V <sub>g</sub> >0 | $V_g < 0$ |
| PMOS                 | HVB       | ECB               | EVB       |
| NMOS                 | ECB       | ECB               | EVB       |

mechanism, the leakage current density can be modeled by:

$$J_{g} = A \cdot \left(\frac{T_{oxref}}{t_{ox}}\right)^{ntox} \cdot \frac{V_{g} \cdot V_{aux}}{t_{ox}^{2}} \cdot e^{-B(\mathbf{a} - \mathbf{b}|V_{ox}|)(1+\mathbf{g}|V_{ox}|)} t_{lox}$$

where  $A = q^2/8phf_b$ ,  $B = 8p\sqrt{2qm_{ox}}f_b^{3/2}/3h$ ,  $m_{ox}$  is the effective carrier mass in oxide,  $f_b$  is the tunneling barrier height (shown in Fig. 1),  $t_{ox}$  is the oxide thickness,  $T_{oxref}$  is the reference oxide thickness at which all the parameters are extracted, ntox is a fitting parameter that defaults to 1, and  $V_{aux}$  is an auxiliary function which approximates the density of tunneling carriers as well as available states and tabulated in Table 2.

**Table 2** The V<sub>aux</sub> function, which models the density of tunneling carriers and available states.

| tumening carriers and available states. |              |                                                                                                                          |  |
|-----------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|--|
| Region of                               | Current      | $V_{aux}$                                                                                                                |  |
| Operation                               |              |                                                                                                                          |  |
| acc.                                    | $I_{gb}$     | $nigbacc \cdot V_{tm} \cdot \log \left( 1 + \exp \left( -\frac{V_{gb} - V_{fb}}{nigbacc \cdot V_{tm}} \right) \right)$   |  |
| inv.+dep.                               | $I_{gb}$     | $nigbinv \cdot V_{tm} \cdot \log \left(1 + \exp \left(\frac{V_{oxdepinv} - eigbinv}{nigbinv \cdot V_{tm}}\right)\right)$ |  |
|                                         | $I_{gc}$     | $nigc \cdot V_{tm} \cdot \log \left( 1 + \exp \left( \frac{V_{gs\_eff} - V_{th0}}{nigc \cdot V_{tm}} \right) \right)$    |  |
| both                                    | $I_{ m gso}$ | $ V_{gs} $                                                                                                               |  |
| both                                    | $I_{ m gdo}$ | $V_{gd}$                                                                                                                 |  |
| 1                                       |              |                                                                                                                          |  |

### **MOSFET Gate Leakage Model**

As illustrated in Fig. 2, the gate tunneling current is composed of several components.  $I_{gb}$  is the gate-to-substrate leakage current;  $I_{gso}$  and  $I_{gdo}$  are parasitic leakage currents through gate-to-S/D extension overlap region; and  $I_{gc}$  is the gate-to-inverted channel tunneling current. Part of  $I_{gc}$  is collected by the source ( $I_{gcs}$ ) while the rest goes to the drain ( $I_{gcd}$ ).  $I_{gb}$ ,  $I_{gso}$ ,  $I_{gdo}$ , and  $I_{gc}$  can be easily determined from the MOS capacitor model introduced in the previous section. The remaining challenge is modeling  $I_{gc}$  for nonzero  $V_{ds}$  and partitioning  $I_{gc}$  into  $I_{gcs}$  and  $I_{gcd}$ .

To derive  $I_{gcs}$  and  $I_{gcd}$ , current continuity equation is solved for the voltage along the channel as a function



**Figure 2** Components of tunneling current.  $I_{gso}$  and  $I_{gdo}$  are parasitic tunneling currents through gatesource/drain overlap regions.  $I_{gb}$  flows between gate and substrate.  $I_{gc}$  is the gate-to-channel tunneling current. It is partitioned into  $I_{gcs}$ , which flows to the source, and  $I_{gcd}$ , which flows to the drain.

of x, which is 0 at the source and L at the drain. From drift equation, the channel current density in source-drain direction is  ${}_{\it mC_{ox}}(\!v_{gs} - \!v_{th} - \!v) \cdot dv/dx$ .

Current continuity requires:

$$d\left(\left(V_{gs} - V_{th} - V\right) dV / dx\right) / dx + J_g\left(x\right) / \mathbf{m}C_{ox} = 0$$
 (2)

where V(x) is the channel potential relative to the source. The gate tunneling current density at x can be approximated with

$$J_g \approx AE_{ox}^2 e^{-B/E_{ox}} \approx AE_{oxs}^2 e^{-BT_{ox}/(V_{oxs}-V)} \equiv J_{g0} \cdot e^{-B^*V}$$
 (3)

where  $J_{go}$  is the gate tunneling current density with  $V_{ds}=0$  (can be modelled by Eq. 1),  $B^* \approx P_{i\,\mathrm{gcd}} \cdot BT_{ox}/V_{oxs}^2$  and  $V_{oxs} \approx V_{gs}$  is the voltage across the gate oxide at x=0.  $P_{igcd}$  is a fitting parameter added for flexibility with a default value of 1.

Assuming the gate leakage current is small compared to the drain current, the perturbation of  $J_g$  on V(x) is small, (4)

$$V(x) = V_0(x) + V_1(x)$$

where  $V_0(x)$  is the solution of Eq. (2) with  $J_g(x)=0$  and  $V_0(x)>>V_I(x)$ .  $V_0(x)$  can be solved and approximated to be:

$$V(x) = V_{gs} - V_{th} - \sqrt{(V_{gs} - V_{th})^2 - 2(V_{gs} - V_{th} - V_{ds}/2) \cdot V_{ds} \cdot x/L}$$

$$\approx K \cdot x$$
(5)

where  $K = (V_{gs} - V_{th} - V_{ds}/2) \cdot V_{ds}/(V_{gs} - V_{th})L$ . This approximation is not very accurate when x and  $V_{ds}$  are both large compared to L and  $V_{gs} - V_{th}$  respectively. However, in that case  $J_g$  is large only at small x, where the approximation is accurate. Therefore, the simplification is reasonable.

Eq. (2) can be further simplified considering  $V_0(x) >> V_1(x)$ .

$$\left( V_{gst} - V_0 \right) d^2 V_1 / dx^2 - V_1 d^2 V_0 / dx^2 - 2 dV_0 / dx \cdot dV_1 / dx + J_{g0} \cdot e^{-B^* V_0} / \mathbf{n} C_{ox} = 0,$$

$$V_1(0) = V_1(L) = 0$$

$$(6)$$

V<sub>1</sub> can then be solved as

$$V_{1} = -\frac{J_{g0}\left\{\left(e^{-B^{*}Kx} - 1\right) + \frac{x}{L}\left(1 - e^{-B^{*}KL}\right)\right\}}{\mathbf{m}C_{ox}B^{*2}K^{2}\left(V_{gst} - Kx\right)}$$
(7)

and  $I_{\text{gcs}}$  and  $I_{\text{gcd}}$  can be derived as:

$$I_{gcs} = mC_{ox}V_{gst}W\frac{dV_{1}}{dx}\Big|_{x=0} = \frac{J_{g0}WL(B^{*}KL + e^{-B^{*}KL} - 1)}{B^{*2}K^{2}L^{2}}$$

$$I_{gcd} = -mC_{ox}(V_{gst} - KL)W\frac{dV_{1}}{dx}\Big|_{x=L} = -\frac{J_{g0}WL(B^{*}KLe^{-B^{*}KL} + e^{-B^{*}KL} - 1)}{B^{*2}K^{2}L^{2}}$$
(8)

Using the same derivation, better accuracy but more complex equation can be obtained by including the second order term in the exponent of Eq. (3).

From Eq. (8), the  $I_{gc}$ - $V_{ds}$  function can then be easily calculated as:

$$I_{gc} = \frac{J_{g0}WL(1 - e^{-B^*KL})}{B^*KL}$$
(9)

Parameter extraction can follow two steps. The first step is to extract the parameters in Eq. 1 from the tunneling currents  $I_{gc}$  (from shorted source and drain) and  $I_{gb}$ . The second step is to extract  $P_{igcd}$  from the gate-to-channel tunneling current as a function of drain and gate bias using Eq. (9). Afterwards, the gate-to-channel current partition can be calculated using Eq. (8) without any parameter. The proposed partition model is based on physical derivation and requires no empirical parameters. This is especially important because the partition ratio is extremely difficult or impossible to measure.

#### Verification of the Model

We found that the proposed tunneling model (Eq. 1) for MOS capacitors works well for all major mechanisms (Fig. 3) and for a wide range of oxide thickness (Fig. 8). Our simple  $I_{gc}$ - $V_{ds}$  model (Eq. 9) also agrees with simulation results and experimental data very well as shown in Fig. 4,5, and 11. The proposed partition model (Eq. 8) is verified by simulation data as a function of  $V_{gs}$ (Fig. 6) and oxide thickness (Fig. 7). Fig. 9 shows the model agrees well with  $I_{gc}$ - $V_{ds}$  data for different  $V_{gs}$ .

## **Summary**

We have developed a simple gate dielectric leakage current model suitable for compact MOSFET models. This model considers all three major leakage components and is accurate in direct-tunneling regime with excellent  $T_{\rm ox}$  scaling capability. Physical gate-to-channel current partition models are developed for the first time. With its great accuracy and satisfying test results from the member companies of the Compact Modeling Council (CMC), the proposed models have been implemented into the BSIM4 and can already help to address the impacts of gate leakage current on circuit performance.

Acknowledgement: The work is supported by SRC under Contract 98-SJ-417 and TI, Mentor Graphics, Xilinx under MICRO program.

#### References

- [1] 1999 International Technology Roadmap for Semiconductors.
- [2] H. S. Momose *et al.*, "1.5nm direct-tunneling gate oxide Si MOSFET's," IEEE Trans. Elec. Dev., vol.43(8), pp. 1233, Aug. 1996. [3] P. J. Wright and K. C. Saraswat, "Thickness limitations of SiO<sub>2</sub> gate dielectrics for MOS ULSI," IEEE Trans. Elec. Dev., vol.37(8), pp. 1884, Aug. 1990.
- [4]K. F. Schuegraf and C. Hu, "Hole injection SiO<sub>2</sub> breakdown model for very low voltage lifetime extrapolation," IEEE Trans. Elec. Dev., vol. 41(5), pp.761, May 1994.
- [5] W.-C. Lee and C. Hu, "Modeling gate and substrate currents due to conduction- and valence-band electron and hole tunneling," 2000 Symp. on VLSI Tech., pp.198, 2000.
- [6] C.-H. Choi *et al.*, "Direct tunneling current model for circuit simulation," IEDM Technical Digest pp.735, 1999.



**Figure 3** The proposed MOS model agrees with measured data for tunneling mechanisms ECB, EVB, and HVB.



Figure 4 The model and normalized  $I_{gc}$ - $V_{ds}$  2D simulation data at different  $V_{gs}$ .



Figure 6 The current partition model agrees with simulation data at different  $V_{\text{gs}}$  bias.



**Figure 8** The proposed MOS tunneling model is scalable with oxide thickness (NMOS).



**Figure 5** The model and normalized  $I_{gc}$ - $V_{ds}$  2D Simulation data at different oxide thickness.



**Figure 7** The current partition model agrees with simulation data at different oxide thickness.



Figure 9 Agreement of the model with experimental  $I_{\text{g}}\text{-}V_{\text{ds}}$  data at different  $V_{\text{gs}}$  bias.